diff options
Diffstat (limited to 'drivers/gpu/drm/amd')
10 files changed, 100 insertions, 40 deletions
| diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_device.c b/drivers/gpu/drm/amd/amdgpu/amdgpu_device.c index 087afab67e22..cab1ebaf6d62 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_device.c +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_device.c @@ -81,7 +81,6 @@ MODULE_FIRMWARE("amdgpu/navi10_gpu_info.bin");  MODULE_FIRMWARE("amdgpu/navi14_gpu_info.bin");  MODULE_FIRMWARE("amdgpu/navi12_gpu_info.bin");  MODULE_FIRMWARE("amdgpu/vangogh_gpu_info.bin"); -MODULE_FIRMWARE("amdgpu/green_sardine_gpu_info.bin");  #define AMDGPU_RESUME_MS		2000 diff --git a/drivers/gpu/drm/amd/amdgpu/gfx_v10_0.c b/drivers/gpu/drm/amd/amdgpu/gfx_v10_0.c index 619d34c041ee..346963e3cf73 100644 --- a/drivers/gpu/drm/amd/amdgpu/gfx_v10_0.c +++ b/drivers/gpu/drm/amd/amdgpu/gfx_v10_0.c @@ -119,6 +119,8 @@  #define mmVGT_ESGS_RING_SIZE_Vangogh_BASE_IDX    1  #define mmSPI_CONFIG_CNTL_Vangogh                0x2440  #define mmSPI_CONFIG_CNTL_Vangogh_BASE_IDX       1 +#define mmGCR_GENERAL_CNTL_Vangogh               0x1580 +#define mmGCR_GENERAL_CNTL_Vangogh_BASE_IDX      0  #define mmCP_HYP_PFP_UCODE_ADDR			0x5814  #define mmCP_HYP_PFP_UCODE_ADDR_BASE_IDX	1 @@ -3244,7 +3246,7 @@ static const struct soc15_reg_golden golden_settings_gc_10_3_vangogh[] =  	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG4, 0xffffffff, 0x00800000),  	SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_EXCEPTION_CONTROL, 0x7fff0f1f, 0x00b80000),  	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0x0c1807ff, 0x00000142), -	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL, 0x1ff1ffff, 0x00000500), +	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGCR_GENERAL_CNTL_Vangogh, 0x1ff1ffff, 0x00000500),  	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL1_PIPE_STEER, 0x000000ff, 0x000000e4),  	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_0, 0x77777777, 0x32103210),  	SOC15_REG_GOLDEN_VALUE(GC, 0, mmGL2_PIPE_STEER_1, 0x77777777, 0x32103210), diff --git a/drivers/gpu/drm/amd/amdgpu/mmhub_v2_3.c b/drivers/gpu/drm/amd/amdgpu/mmhub_v2_3.c index 07104a1de308..1961745e89c7 100644 --- a/drivers/gpu/drm/amd/amdgpu/mmhub_v2_3.c +++ b/drivers/gpu/drm/amd/amdgpu/mmhub_v2_3.c @@ -491,12 +491,11 @@ mmhub_v2_3_update_medium_grain_clock_gating(struct amdgpu_device *adev,  {  	uint32_t def, data, def1, data1; -	def  = data  = RREG32_SOC15(MMHUB, 0, mmMM_ATC_L2_MISC_CG); +	def  = data  = RREG32_SOC15(MMHUB, 0, mmMM_ATC_L2_CGTT_CLK_CTRL);  	def1 = data1 = RREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2);  	if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) { -		data |= MM_ATC_L2_MISC_CG__ENABLE_MASK; - +		data &= ~MM_ATC_L2_CGTT_CLK_CTRL__SOFT_OVERRIDE_MASK;  		data1 &= ~(DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |  		           DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |  		           DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK | @@ -505,8 +504,7 @@ mmhub_v2_3_update_medium_grain_clock_gating(struct amdgpu_device *adev,  		           DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK);  	} else { -		data &= ~MM_ATC_L2_MISC_CG__ENABLE_MASK; - +		data |= MM_ATC_L2_CGTT_CLK_CTRL__SOFT_OVERRIDE_MASK;  		data1 |= (DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |  			  DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |  			  DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK | @@ -516,7 +514,7 @@ mmhub_v2_3_update_medium_grain_clock_gating(struct amdgpu_device *adev,  	}  	if (def != data) -		WREG32_SOC15(MMHUB, 0, mmMM_ATC_L2_MISC_CG, data); +		WREG32_SOC15(MMHUB, 0, mmMM_ATC_L2_CGTT_CLK_CTRL, data);  	if (def1 != data1)  		WREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2, data1);  } @@ -525,17 +523,44 @@ static void  mmhub_v2_3_update_medium_grain_light_sleep(struct amdgpu_device *adev,  					   bool enable)  { -	uint32_t def, data; - -	def  = data  = RREG32_SOC15(MMHUB, 0, mmMM_ATC_L2_MISC_CG); - -	if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS)) -		data |= MM_ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK; -	else -		data &= ~MM_ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK; +	uint32_t def, data, def1, data1, def2, data2; + +	def  = data  = RREG32_SOC15(MMHUB, 0, mmMM_ATC_L2_CGTT_CLK_CTRL); +	def1 = data1 = RREG32_SOC15(MMHUB, 0, mmDAGB0_WR_CGTT_CLK_CTRL); +	def2 = data2 = RREG32_SOC15(MMHUB, 0, mmDAGB0_RD_CGTT_CLK_CTRL); + +	if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS)) { +		data &= ~MM_ATC_L2_CGTT_CLK_CTRL__MGLS_OVERRIDE_MASK; +		data1 &= !(DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_MASK | +			DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK | +			DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK | +			DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK | +			DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK); +		data2 &= !(DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_MASK | +			DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK | +			DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK | +			DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK | +			DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK); +	} else { +		data |= MM_ATC_L2_CGTT_CLK_CTRL__MGLS_OVERRIDE_MASK; +		data1 |= (DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_MASK | +			DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK | +			DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK | +			DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK | +			DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK); +		data2 |= (DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_MASK | +			DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK | +			DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK | +			DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK | +			DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK); +	}  	if (def != data) -		WREG32_SOC15(MMHUB, 0, mmMM_ATC_L2_MISC_CG, data); +		WREG32_SOC15(MMHUB, 0, mmMM_ATC_L2_CGTT_CLK_CTRL, data); +	if (def1 != data1) +		WREG32_SOC15(MMHUB, 0, mmDAGB0_WR_CGTT_CLK_CTRL, data1); +	if (def2 != data2) +		WREG32_SOC15(MMHUB, 0, mmDAGB0_RD_CGTT_CLK_CTRL, data2);  }  static int mmhub_v2_3_set_clockgating(struct amdgpu_device *adev, @@ -554,26 +579,39 @@ static int mmhub_v2_3_set_clockgating(struct amdgpu_device *adev,  static void mmhub_v2_3_get_clockgating(struct amdgpu_device *adev, u32 *flags)  { -	int data, data1; +	int data, data1, data2, data3;  	if (amdgpu_sriov_vf(adev))  		*flags = 0; -	data  = RREG32_SOC15(MMHUB, 0, mmMM_ATC_L2_MISC_CG); -	data1 = RREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2); +	data = RREG32_SOC15(MMHUB, 0, mmDAGB0_CNTL_MISC2); +	data1  = RREG32_SOC15(MMHUB, 0, mmMM_ATC_L2_CGTT_CLK_CTRL); +	data2 = RREG32_SOC15(MMHUB, 0, mmDAGB0_WR_CGTT_CLK_CTRL); +	data3 = RREG32_SOC15(MMHUB, 0, mmDAGB0_RD_CGTT_CLK_CTRL);  	/* AMD_CG_SUPPORT_MC_MGCG */ -	if ((data & MM_ATC_L2_MISC_CG__ENABLE_MASK) && -	    !(data1 & (DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK | +	if (!(data & (DAGB0_CNTL_MISC2__DISABLE_WRREQ_CG_MASK |  		       DAGB0_CNTL_MISC2__DISABLE_WRRET_CG_MASK |  		       DAGB0_CNTL_MISC2__DISABLE_RDREQ_CG_MASK |  		       DAGB0_CNTL_MISC2__DISABLE_RDRET_CG_MASK |  		       DAGB0_CNTL_MISC2__DISABLE_TLBWR_CG_MASK | -		       DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK))) -		*flags |= AMD_CG_SUPPORT_MC_MGCG; +		       DAGB0_CNTL_MISC2__DISABLE_TLBRD_CG_MASK)) +		&& !(data1 & MM_ATC_L2_CGTT_CLK_CTRL__SOFT_OVERRIDE_MASK)) { +			*flags |= AMD_CG_SUPPORT_MC_MGCG; +	}  	/* AMD_CG_SUPPORT_MC_LS */ -	if (data & MM_ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK) +	if (!(data1 & MM_ATC_L2_CGTT_CLK_CTRL__MGLS_OVERRIDE_MASK) +		&& !(data2 & (DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_MASK | +				DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK | +				DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK | +				DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK | +				DAGB0_WR_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK)) +		&& !(data3 & (DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_MASK | +				DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_WRITE_MASK | +				DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_READ_MASK | +				DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_RETURN_MASK | +				DAGB0_RD_CGTT_CLK_CTRL__LS_OVERRIDE_REGISTER_MASK)))  		*flags |= AMD_CG_SUPPORT_MC_LS;  } diff --git a/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn30/dcn30_clk_mgr.c b/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn30/dcn30_clk_mgr.c index 5b466f440d67..ab98c259ef69 100644 --- a/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn30/dcn30_clk_mgr.c +++ b/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn30/dcn30_clk_mgr.c @@ -251,6 +251,7 @@ static void dcn3_update_clocks(struct clk_mgr *clk_mgr_base,  	struct dmcu *dmcu = clk_mgr_base->ctx->dc->res_pool->dmcu;  	bool force_reset = false;  	bool update_uclk = false; +	bool p_state_change_support;  	if (dc->work_arounds.skip_clock_update || !clk_mgr->smu_present)  		return; @@ -291,8 +292,9 @@ static void dcn3_update_clocks(struct clk_mgr *clk_mgr_base,  		clk_mgr_base->clks.socclk_khz = new_clocks->socclk_khz;  	clk_mgr_base->clks.prev_p_state_change_support = clk_mgr_base->clks.p_state_change_support; -	if (should_update_pstate_support(safe_to_lower, new_clocks->p_state_change_support, clk_mgr_base->clks.p_state_change_support)) { -		clk_mgr_base->clks.p_state_change_support = new_clocks->p_state_change_support; +	p_state_change_support = new_clocks->p_state_change_support || (display_count == 0); +	if (should_update_pstate_support(safe_to_lower, p_state_change_support, clk_mgr_base->clks.p_state_change_support)) { +		clk_mgr_base->clks.p_state_change_support = p_state_change_support;  		/* to disable P-State switching, set UCLK min = max */  		if (!clk_mgr_base->clks.p_state_change_support) diff --git a/drivers/gpu/drm/amd/display/dc/core/dc_link_dp.c b/drivers/gpu/drm/amd/display/dc/core/dc_link_dp.c index 1bd1a0935290..f95bade59624 100644 --- a/drivers/gpu/drm/amd/display/dc/core/dc_link_dp.c +++ b/drivers/gpu/drm/amd/display/dc/core/dc_link_dp.c @@ -2399,6 +2399,9 @@ static bool decide_dp_link_settings(struct dc_link *link, struct dc_link_setting  			initial_link_setting;  	uint32_t link_bw; +	if (req_bw > dc_link_bandwidth_kbps(link, &link->verified_link_cap)) +		return false; +  	/* search for the minimum link setting that:  	 * 1. is supported according to the link training result  	 * 2. could support the b/w requested by the timing @@ -3045,14 +3048,14 @@ bool dc_link_handle_hpd_rx_irq(struct dc_link *link, union hpd_irq_data *out_hpd  		for (i = 0; i < MAX_PIPES; i++) {  			pipe_ctx = &link->dc->current_state->res_ctx.pipe_ctx[i];  			if (pipe_ctx && pipe_ctx->stream && !pipe_ctx->stream->dpms_off && -					pipe_ctx->stream->link == link) +					pipe_ctx->stream->link == link && !pipe_ctx->prev_odm_pipe)  				core_link_disable_stream(pipe_ctx);  		}  		for (i = 0; i < MAX_PIPES; i++) {  			pipe_ctx = &link->dc->current_state->res_ctx.pipe_ctx[i];  			if (pipe_ctx && pipe_ctx->stream && !pipe_ctx->stream->dpms_off && -					pipe_ctx->stream->link == link) +					pipe_ctx->stream->link == link && !pipe_ctx->prev_odm_pipe)  				core_link_enable_stream(link->dc->current_state, pipe_ctx);  		} diff --git a/drivers/gpu/drm/amd/display/dc/dcn10/dcn10_hw_sequencer.c b/drivers/gpu/drm/amd/display/dc/dcn10/dcn10_hw_sequencer.c index cfc130e2d6fd..017b67b830e6 100644 --- a/drivers/gpu/drm/amd/display/dc/dcn10/dcn10_hw_sequencer.c +++ b/drivers/gpu/drm/amd/display/dc/dcn10/dcn10_hw_sequencer.c @@ -647,8 +647,13 @@ static void power_on_plane(  	if (REG(DC_IP_REQUEST_CNTL)) {  		REG_SET(DC_IP_REQUEST_CNTL, 0,  				IP_REQUEST_EN, 1); -		hws->funcs.dpp_pg_control(hws, plane_id, true); -		hws->funcs.hubp_pg_control(hws, plane_id, true); + +		if (hws->funcs.dpp_pg_control) +			hws->funcs.dpp_pg_control(hws, plane_id, true); + +		if (hws->funcs.hubp_pg_control) +			hws->funcs.hubp_pg_control(hws, plane_id, true); +  		REG_SET(DC_IP_REQUEST_CNTL, 0,  				IP_REQUEST_EN, 0);  		DC_LOG_DEBUG( @@ -1082,8 +1087,13 @@ void dcn10_plane_atomic_power_down(struct dc *dc,  	if (REG(DC_IP_REQUEST_CNTL)) {  		REG_SET(DC_IP_REQUEST_CNTL, 0,  				IP_REQUEST_EN, 1); -		hws->funcs.dpp_pg_control(hws, dpp->inst, false); -		hws->funcs.hubp_pg_control(hws, hubp->inst, false); + +		if (hws->funcs.dpp_pg_control) +			hws->funcs.dpp_pg_control(hws, dpp->inst, false); + +		if (hws->funcs.hubp_pg_control) +			hws->funcs.hubp_pg_control(hws, hubp->inst, false); +  		dpp->funcs->dpp_reset(dpp);  		REG_SET(DC_IP_REQUEST_CNTL, 0,  				IP_REQUEST_EN, 0); diff --git a/drivers/gpu/drm/amd/display/dc/dcn20/dcn20_hwseq.c b/drivers/gpu/drm/amd/display/dc/dcn20/dcn20_hwseq.c index cb822df21b7c..480d928cb1ca 100644 --- a/drivers/gpu/drm/amd/display/dc/dcn20/dcn20_hwseq.c +++ b/drivers/gpu/drm/amd/display/dc/dcn20/dcn20_hwseq.c @@ -1062,8 +1062,13 @@ static void dcn20_power_on_plane(  	if (REG(DC_IP_REQUEST_CNTL)) {  		REG_SET(DC_IP_REQUEST_CNTL, 0,  				IP_REQUEST_EN, 1); -		dcn20_dpp_pg_control(hws, pipe_ctx->plane_res.dpp->inst, true); -		dcn20_hubp_pg_control(hws, pipe_ctx->plane_res.hubp->inst, true); + +		if (hws->funcs.dpp_pg_control) +			hws->funcs.dpp_pg_control(hws, pipe_ctx->plane_res.dpp->inst, true); + +		if (hws->funcs.hubp_pg_control) +			hws->funcs.hubp_pg_control(hws, pipe_ctx->plane_res.hubp->inst, true); +  		REG_SET(DC_IP_REQUEST_CNTL, 0,  				IP_REQUEST_EN, 0);  		DC_LOG_DEBUG( diff --git a/drivers/gpu/drm/amd/display/dc/dcn20/dcn20_resource.c b/drivers/gpu/drm/amd/display/dc/dcn20/dcn20_resource.c index e04ecf0fc0db..5ed18cac57e8 100644 --- a/drivers/gpu/drm/amd/display/dc/dcn20/dcn20_resource.c +++ b/drivers/gpu/drm/amd/display/dc/dcn20/dcn20_resource.c @@ -2517,8 +2517,7 @@ struct pipe_ctx *dcn20_find_secondary_pipe(struct dc *dc,  		 * if this primary pipe has a bottom pipe in prev. state  		 * and if the bottom pipe is still available (which it should be),  		 * pick that pipe as secondary -		 * Same logic applies for ODM pipes. Since mpo is not allowed with odm -		 * check in else case. +		 * Same logic applies for ODM pipes  		 */  		if (dc->current_state->res_ctx.pipe_ctx[primary_pipe->pipe_idx].bottom_pipe) {  			preferred_pipe_idx = dc->current_state->res_ctx.pipe_ctx[primary_pipe->pipe_idx].bottom_pipe->pipe_idx; @@ -2526,7 +2525,9 @@ struct pipe_ctx *dcn20_find_secondary_pipe(struct dc *dc,  				secondary_pipe = &res_ctx->pipe_ctx[preferred_pipe_idx];  				secondary_pipe->pipe_idx = preferred_pipe_idx;  			} -		} else if (dc->current_state->res_ctx.pipe_ctx[primary_pipe->pipe_idx].next_odm_pipe) { +		} +		if (secondary_pipe == NULL && +				dc->current_state->res_ctx.pipe_ctx[primary_pipe->pipe_idx].next_odm_pipe) {  			preferred_pipe_idx = dc->current_state->res_ctx.pipe_ctx[primary_pipe->pipe_idx].next_odm_pipe->pipe_idx;  			if (res_ctx->pipe_ctx[preferred_pipe_idx].stream == NULL) {  				secondary_pipe = &res_ctx->pipe_ctx[preferred_pipe_idx]; diff --git a/drivers/gpu/drm/amd/display/dc/dcn21/dcn21_resource.c b/drivers/gpu/drm/amd/display/dc/dcn21/dcn21_resource.c index 1c88d2edd381..b000b43a820d 100644 --- a/drivers/gpu/drm/amd/display/dc/dcn21/dcn21_resource.c +++ b/drivers/gpu/drm/amd/display/dc/dcn21/dcn21_resource.c @@ -296,7 +296,7 @@ struct _vcs_dpi_soc_bounding_box_st dcn2_1_soc = {  	.num_banks = 8,  	.num_chans = 4,  	.vmm_page_size_bytes = 4096, -	.dram_clock_change_latency_us = 23.84, +	.dram_clock_change_latency_us = 11.72,  	.return_bus_width_bytes = 64,  	.dispclk_dppclk_vco_speed_mhz = 3600,  	.xfc_bus_transport_time_us = 4, diff --git a/drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c b/drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c index f743685a20e8..9a9697038016 100644 --- a/drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c +++ b/drivers/gpu/drm/amd/pm/swsmu/smu12/renoir_ppt.c @@ -1121,7 +1121,7 @@ static ssize_t renoir_get_gpu_metrics(struct smu_context *smu,  static int renoir_gfx_state_change_set(struct smu_context *smu, uint32_t state)  { -	return smu_cmn_send_smc_msg_with_param(smu, SMU_MSG_GpuChangeState, state, NULL); +	return 0;  }  static const struct pptable_funcs renoir_ppt_funcs = { | 
