diff options
Diffstat (limited to 'arch')
| -rw-r--r-- | arch/arm64/boot/dts/altera/socfpga_stratix10.dtsi | 8 | ||||
| -rw-r--r-- | arch/arm64/boot/dts/amlogic/meson-gxbb.dtsi | 8 | ||||
| -rw-r--r-- | arch/arm64/boot/dts/apm/apm-storm.dtsi | 8 | ||||
| -rw-r--r-- | arch/arm64/boot/dts/broadcom/ns2.dtsi | 8 | ||||
| -rw-r--r-- | arch/arm64/boot/dts/cavium/thunder-88xx.dtsi | 8 | ||||
| -rw-r--r-- | arch/arm64/boot/dts/exynos/exynos7.dtsi | 8 | ||||
| -rw-r--r-- | arch/arm64/boot/dts/freescale/fsl-ls1043a.dtsi | 8 | ||||
| -rw-r--r-- | arch/arm64/boot/dts/freescale/fsl-ls2080a.dtsi | 8 | ||||
| -rw-r--r-- | arch/arm64/boot/dts/marvell/armada-ap806.dtsi | 8 | ||||
| -rw-r--r-- | arch/arm64/boot/dts/socionext/uniphier-ph1-ld20.dtsi | 8 | ||||
| -rw-r--r-- | arch/arm64/boot/dts/xilinx/zynqmp.dtsi | 8 | 
11 files changed, 44 insertions, 44 deletions
| diff --git a/arch/arm64/boot/dts/altera/socfpga_stratix10.dtsi b/arch/arm64/boot/dts/altera/socfpga_stratix10.dtsi index 445aa678f914..c2b9bcb0ef61 100644 --- a/arch/arm64/boot/dts/altera/socfpga_stratix10.dtsi +++ b/arch/arm64/boot/dts/altera/socfpga_stratix10.dtsi @@ -255,10 +255,10 @@  		/* Local timer */  		timer {  			compatible = "arm,armv8-timer"; -			interrupts = <1 13 0xf01>, -				     <1 14 0xf01>, -				     <1 11 0xf01>, -				     <1 10 0xf01>; +			interrupts = <1 13 0xf08>, +				     <1 14 0xf08>, +				     <1 11 0xf08>, +				     <1 10 0xf08>;  		};  		timer0: timer0@ffc03000 { diff --git a/arch/arm64/boot/dts/amlogic/meson-gxbb.dtsi b/arch/arm64/boot/dts/amlogic/meson-gxbb.dtsi index e502c24b0ac7..bf6c8d051002 100644 --- a/arch/arm64/boot/dts/amlogic/meson-gxbb.dtsi +++ b/arch/arm64/boot/dts/amlogic/meson-gxbb.dtsi @@ -102,13 +102,13 @@  	timer {  		compatible = "arm,armv8-timer";  		interrupts = <GIC_PPI 13 -			(GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_EDGE_RISING)>, +			(GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>,  			     <GIC_PPI 14 -			(GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_EDGE_RISING)>, +			(GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>,  			     <GIC_PPI 11 -			(GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_EDGE_RISING)>, +			(GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>,  			     <GIC_PPI 10 -			(GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_EDGE_RISING)>; +			(GIC_CPU_MASK_RAW(0xff) | IRQ_TYPE_LEVEL_LOW)>;  	};  	xtal: xtal-clk { diff --git a/arch/arm64/boot/dts/apm/apm-storm.dtsi b/arch/arm64/boot/dts/apm/apm-storm.dtsi index f1c2c713f9b0..c29dab9d1834 100644 --- a/arch/arm64/boot/dts/apm/apm-storm.dtsi +++ b/arch/arm64/boot/dts/apm/apm-storm.dtsi @@ -110,10 +110,10 @@  	timer {  		compatible = "arm,armv8-timer"; -		interrupts = <1 0 0xff01>,	/* Secure Phys IRQ */ -			     <1 13 0xff01>,	/* Non-secure Phys IRQ */ -			     <1 14 0xff01>,	/* Virt IRQ */ -			     <1 15 0xff01>;	/* Hyp IRQ */ +		interrupts = <1 0 0xff08>,	/* Secure Phys IRQ */ +			     <1 13 0xff08>,	/* Non-secure Phys IRQ */ +			     <1 14 0xff08>,	/* Virt IRQ */ +			     <1 15 0xff08>;	/* Hyp IRQ */  		clock-frequency = <50000000>;  	}; diff --git a/arch/arm64/boot/dts/broadcom/ns2.dtsi b/arch/arm64/boot/dts/broadcom/ns2.dtsi index f53b0955bfd3..d4a12fad8afd 100644 --- a/arch/arm64/boot/dts/broadcom/ns2.dtsi +++ b/arch/arm64/boot/dts/broadcom/ns2.dtsi @@ -88,13 +88,13 @@  	timer {  		compatible = "arm,armv8-timer";  		interrupts = <GIC_PPI 13 (GIC_CPU_MASK_RAW(0xff) | -			      IRQ_TYPE_EDGE_RISING)>, +			      IRQ_TYPE_LEVEL_LOW)>,  			     <GIC_PPI 14 (GIC_CPU_MASK_RAW(0xff) | -			      IRQ_TYPE_EDGE_RISING)>, +			      IRQ_TYPE_LEVEL_LOW)>,  			     <GIC_PPI 11 (GIC_CPU_MASK_RAW(0xff) | -			      IRQ_TYPE_EDGE_RISING)>, +			      IRQ_TYPE_LEVEL_LOW)>,  			     <GIC_PPI 10 (GIC_CPU_MASK_RAW(0xff) | -			      IRQ_TYPE_EDGE_RISING)>; +			      IRQ_TYPE_LEVEL_LOW)>;  	};  	pmu { diff --git a/arch/arm64/boot/dts/cavium/thunder-88xx.dtsi b/arch/arm64/boot/dts/cavium/thunder-88xx.dtsi index 2eb9b225f0bc..04dc8a8d1539 100644 --- a/arch/arm64/boot/dts/cavium/thunder-88xx.dtsi +++ b/arch/arm64/boot/dts/cavium/thunder-88xx.dtsi @@ -354,10 +354,10 @@  	timer {  		compatible = "arm,armv8-timer"; -		interrupts = <1 13 0xff01>, -		             <1 14 0xff01>, -		             <1 11 0xff01>, -		             <1 10 0xff01>; +		interrupts = <1 13 4>, +		             <1 14 4>, +		             <1 11 4>, +		             <1 10 4>;  	};  	pmu { diff --git a/arch/arm64/boot/dts/exynos/exynos7.dtsi b/arch/arm64/boot/dts/exynos/exynos7.dtsi index ca663dfe5189..162831546e18 100644 --- a/arch/arm64/boot/dts/exynos/exynos7.dtsi +++ b/arch/arm64/boot/dts/exynos/exynos7.dtsi @@ -473,10 +473,10 @@  		timer {  			compatible = "arm,armv8-timer"; -			interrupts = <1 13 0xff01>, -				     <1 14 0xff01>, -				     <1 11 0xff01>, -				     <1 10 0xff01>; +			interrupts = <1 13 0xff08>, +				     <1 14 0xff08>, +				     <1 11 0xff08>, +				     <1 10 0xff08>;  		};  		pmu_system_controller: system-controller@105c0000 { diff --git a/arch/arm64/boot/dts/freescale/fsl-ls1043a.dtsi b/arch/arm64/boot/dts/freescale/fsl-ls1043a.dtsi index e669fbd7f9c3..a67e210e2019 100644 --- a/arch/arm64/boot/dts/freescale/fsl-ls1043a.dtsi +++ b/arch/arm64/boot/dts/freescale/fsl-ls1043a.dtsi @@ -119,10 +119,10 @@  	timer {  		compatible = "arm,armv8-timer"; -		interrupts = <1 13 0x1>, /* Physical Secure PPI */ -			     <1 14 0x1>, /* Physical Non-Secure PPI */ -			     <1 11 0x1>, /* Virtual PPI */ -			     <1 10 0x1>; /* Hypervisor PPI */ +		interrupts = <1 13 0xf08>, /* Physical Secure PPI */ +			     <1 14 0xf08>, /* Physical Non-Secure PPI */ +			     <1 11 0xf08>, /* Virtual PPI */ +			     <1 10 0xf08>; /* Hypervisor PPI */  	};  	pmu { diff --git a/arch/arm64/boot/dts/freescale/fsl-ls2080a.dtsi b/arch/arm64/boot/dts/freescale/fsl-ls2080a.dtsi index 21023a388c29..e3b6034ea5d9 100644 --- a/arch/arm64/boot/dts/freescale/fsl-ls2080a.dtsi +++ b/arch/arm64/boot/dts/freescale/fsl-ls2080a.dtsi @@ -191,10 +191,10 @@  	timer {  		compatible = "arm,armv8-timer"; -		interrupts = <1 13 0x8>, /* Physical Secure PPI, active-low */ -			     <1 14 0x8>, /* Physical Non-Secure PPI, active-low */ -			     <1 11 0x8>, /* Virtual PPI, active-low */ -			     <1 10 0x8>; /* Hypervisor PPI, active-low */ +		interrupts = <1 13 4>, /* Physical Secure PPI, active-low */ +			     <1 14 4>, /* Physical Non-Secure PPI, active-low */ +			     <1 11 4>, /* Virtual PPI, active-low */ +			     <1 10 4>; /* Hypervisor PPI, active-low */  	};  	pmu { diff --git a/arch/arm64/boot/dts/marvell/armada-ap806.dtsi b/arch/arm64/boot/dts/marvell/armada-ap806.dtsi index eab1a42fb934..c2a6745f168c 100644 --- a/arch/arm64/boot/dts/marvell/armada-ap806.dtsi +++ b/arch/arm64/boot/dts/marvell/armada-ap806.dtsi @@ -122,10 +122,10 @@  			timer {  				compatible = "arm,armv8-timer"; -				interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>, -					     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>, -					     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>, -					     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_EDGE_RISING)>; +				interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, +					     <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, +					     <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>, +					     <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;  			};  			odmi: odmi@300000 { diff --git a/arch/arm64/boot/dts/socionext/uniphier-ph1-ld20.dtsi b/arch/arm64/boot/dts/socionext/uniphier-ph1-ld20.dtsi index c223915f0907..d73bdc8c9115 100644 --- a/arch/arm64/boot/dts/socionext/uniphier-ph1-ld20.dtsi +++ b/arch/arm64/boot/dts/socionext/uniphier-ph1-ld20.dtsi @@ -129,10 +129,10 @@  	timer {  		compatible = "arm,armv8-timer"; -		interrupts = <1 13 0xf01>, -			     <1 14 0xf01>, -			     <1 11 0xf01>, -			     <1 10 0xf01>; +		interrupts = <1 13 4>, +			     <1 14 4>, +			     <1 11 4>, +			     <1 10 4>;  	};  	soc { diff --git a/arch/arm64/boot/dts/xilinx/zynqmp.dtsi b/arch/arm64/boot/dts/xilinx/zynqmp.dtsi index e595f22e7e4b..3e2e51fbd2bc 100644 --- a/arch/arm64/boot/dts/xilinx/zynqmp.dtsi +++ b/arch/arm64/boot/dts/xilinx/zynqmp.dtsi @@ -65,10 +65,10 @@  	timer {  		compatible = "arm,armv8-timer";  		interrupt-parent = <&gic>; -		interrupts = <1 13 0xf01>, -			     <1 14 0xf01>, -			     <1 11 0xf01>, -			     <1 10 0xf01>; +		interrupts = <1 13 0xf08>, +			     <1 14 0xf08>, +			     <1 11 0xf08>, +			     <1 10 0xf08>;  	};  	amba_apu { | 
