summaryrefslogtreecommitdiff
path: root/tools/perf/scripts/python/export-to-sqlite.py
diff options
context:
space:
mode:
authorRoman Li <Roman.Li@amd.com>2022-02-02 14:30:09 -0500
committerAlex Deucher <alexander.deucher@amd.com>2022-02-07 18:01:16 -0500
commitde95753cce66582b0c710dc31592cf15d317118b (patch)
treedc47a14e00c51b56bc769b3dbbd313d7e87dc740 /tools/perf/scripts/python/export-to-sqlite.py
parent29ba7b16b907a1f915aab8b83ef901e209146938 (diff)
drm/amd/display: Cap pflip irqs per max otg number
[Why] pflip interrupt order are mapped 1 to 1 to otg id. e.g. if irq_src=26 corresponds to otg0 then 27->otg1, 28->otg2... Linux DM registers pflip interrupts per number of crtcs. In fused pipe case crtc numbers can be less than otg id. e.g. if one pipe out of 3(otg#0-2) is fused adev->mode_info.num_crtc=2 so DM only registers irq_src 26,27. This is a bug since if pipe#2 remains unfused DM never gets otg2 pflip interrupt (irq_src=28) That may results in gfx failure due to pflip timeout. [How] Register pflip interrupts per max num of otg instead of num_crtc Signed-off-by: Roman Li <Roman.Li@amd.com> Reviewed-by: Nicholas Kazlauskas <nicholas.kazlauskas@amd.com> Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
Diffstat (limited to 'tools/perf/scripts/python/export-to-sqlite.py')
0 files changed, 0 insertions, 0 deletions