diff options
Diffstat (limited to 'drivers/gpu/drm/amd/amdgpu/amdgpu_gfx.h')
| -rw-r--r-- | drivers/gpu/drm/amd/amdgpu/amdgpu_gfx.h | 11 | 
1 files changed, 10 insertions, 1 deletions
| diff --git a/drivers/gpu/drm/amd/amdgpu/amdgpu_gfx.h b/drivers/gpu/drm/amd/amdgpu/amdgpu_gfx.h index 258498cbf1eb..6b5a8f4642cc 100644 --- a/drivers/gpu/drm/amd/amdgpu/amdgpu_gfx.h +++ b/drivers/gpu/drm/amd/amdgpu/amdgpu_gfx.h @@ -47,6 +47,12 @@ enum gfx_pipe_priority {  	AMDGPU_GFX_PIPE_PRIO_MAX  }; +/* Argument for PPSMC_MSG_GpuChangeState */ +enum gfx_change_state { +	sGpuChangeState_D0Entry = 1, +	sGpuChangeState_D3Entry, +}; +  #define AMDGPU_GFX_QUEUE_PRIORITY_MINIMUM  0  #define AMDGPU_GFX_QUEUE_PRIORITY_MAXIMUM  15 @@ -218,6 +224,7 @@ struct amdgpu_gfx_funcs {  	void (*reset_ras_error_count) (struct amdgpu_device *adev);  	void (*init_spm_golden)(struct amdgpu_device *adev);  	void (*query_ras_error_status) (struct amdgpu_device *adev); +	void (*update_perfmon_mgcg)(struct amdgpu_device *adev, bool enable);  };  struct sq_work { @@ -373,7 +380,7 @@ void amdgpu_queue_mask_bit_to_mec_queue(struct amdgpu_device *adev, int bit,  bool amdgpu_gfx_is_mec_queue_enabled(struct amdgpu_device *adev, int mec,  				     int pipe, int queue);  bool amdgpu_gfx_is_high_priority_compute_queue(struct amdgpu_device *adev, -					       int queue); +					       int pipe, int queue);  int amdgpu_gfx_me_queue_to_bit(struct amdgpu_device *adev, int me,  			       int pipe, int queue);  void amdgpu_gfx_bit_to_me_queue(struct amdgpu_device *adev, int bit, @@ -392,4 +399,6 @@ int amdgpu_gfx_cp_ecc_error_irq(struct amdgpu_device *adev,  				  struct amdgpu_iv_entry *entry);  uint32_t amdgpu_kiq_rreg(struct amdgpu_device *adev, uint32_t reg);  void amdgpu_kiq_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v); +int amdgpu_gfx_get_num_kcq(struct amdgpu_device *adev); +void amdgpu_gfx_state_change_set(struct amdgpu_device *adev, enum gfx_change_state state);  #endif | 
