summaryrefslogtreecommitdiff
path: root/db2/mutex/sparc.gcc
blob: 8445a0629b3a444e3663d1d0344539b58c58bad5 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
/*
 * @(#)sparc.gcc	10.1 (Sleepycat) 4/12/97
 *
 * The ldstub instruction takes the location specified by its first argument
 * (a register containing a memory address) and loads its contents into its
 * second argument (a register) and atomically sets the contents the location
 * specified by its first argument to a byte of 1s.  (The value in the second
 * argument is never read, but only overwritten.)
 *
 * The membar instructions are needed to ensure that writes to the lock are
 * correctly ordered with writes that occur later in the instruction stream.
 *
 * For gcc/sparc, 0 is clear, 1 is set.
 */

#if defined(__sparcv9__)
Does the following code need membar instructions for V9 processors?
#endif

#define	TSL_SET(tsl) ({							\
	register tsl_t *__l = (tsl);					\
	register tsl_t __r;						\
	__asm__ volatile						\
	    ("ldstub [%1],%0"						\
	    : "=r"( __r) : "r" (__l));					\
	!__r;								\
})

#define	TSL_UNSET(tsl) ({						\
         register tsl_t *__l = (tsl);					\
        __asm__ volatile ("stb %%g0,[%0]" : : "r" (__l));		\
})
#define	TSL_INIT(tsl)	TSL_UNSET(tsl)